About the job
About Etched
Etched is at the forefront of innovation, developing the world’s first AI inference system specifically designed for transformers. Our technology outperforms traditional GPUs with over 10x greater performance, significantly reducing cost and latency compared to existing solutions. With Etched ASICs, we're enabling the creation of groundbreaking products, such as real-time video generation models and highly complex reasoning agents. Our team, comprised of top engineers, is supported by substantial investments from leading investors, and we are redefining the infrastructure for the rapidly evolving AI industry.
Job Summary
We are looking for a passionate Design Verification Engineer to join our Internal IP DV team. In this role, you will be responsible for ensuring that the custom IPs that drive Sohu—such as systolic arrays, DMA engines, and NoCs—are robust, high-performance, and ready for silicon implementation. This position requires both creativity and deep technical expertise to address complex verification challenges. You will work in collaboration with architects, RTL designers, and software/firmware/emulation teams to validate correctness and performance across the entire hardware-software stack.
Key Responsibilities
Design, develop, and maintain UVM/SystemVerilog testbenches for high-performance IPs including compute arrays, DMAs, NoCs, and memory subsystems.
Create and implement comprehensive verification plans that address functional correctness, corner cases, concurrency issues, and performance bottlenecks.
Troubleshoot complex datapath and protocol issues within RTL and testbench environments.
Collaborate closely with architects and designers to confirm functionality and design intent.
Engage with software, firmware, and emulation teams to ensure thorough end-to-end bring-up and debugging coverage.
Contribute to the development of reusable DV infrastructure, coverage models, and improvements in methodology.
Qualifications
You may be an ideal candidate if you possess the following qualifications:
Expertise in UVM and SystemVerilog.
Exceptional debugging and problem-solving skills related to complex digital designs.
In-depth knowledge of computer architecture and the fundamentals of digital design.
Hands-on experience in verifying datapaths, memory systems, interconnects, or high-throughput fabrics.

